Arteris Announces FlexNoC® Composition Features, Improving Design Flows and Cutting Design Time in Half

CAMPBELL, Calif., Jan. 16, 2013 — (PRNewswire) — Arteris Inc., the inventor and leading supplier of network-on-chip (NoC) interconnect IP solutions, today announced the availability of FlexNoC Composition, a new feature embedded within the FlexNoC interconnect IP fabric. Companies that license FlexNoC can now integrate the individual interconnects from all SoC subsystems into one. This enables SoC design teams to implement more efficient parallel design methodologies, enabling truly global 24/7 design flows. As a result, design teams can cut development time from 18 months to as little as 9 months for even the most complex SoCs. FlexNoC Composition enables shorter development time and reduced time to market, with the potential for improved revenue and profit.

FlexNoC Composition allows the SoC architecture to be subdivided for implementation by various specialist design teams, each working independently on their own subsystem. Once all subsystems are complete, each can be integrated into one complete full chip-level FlexNoC interconnect fabric without requiring bridges. FlexNoC Composition works for fully abutted and channeled floor plans. Unlike a hybrid bus or crossbar, FlexNoC Composition re-connects each subsystem seamlessly through a specialized low-latency protocol, Re-assembly is simple, regardless of revisions made to the IP block addressing, transaction protocols, or command sets during the development process. The chip verification process is also easier and faster. These features makes  the development of a family of derivative chips to meet individual system OEMs' specific requirements a plug-and-play process.

"Arteris continues to advance network-on-chip technology with the FlexNoC Composition feature," said Jim McGregor, principal analyst at TIRIAS Research. "FlexNoC Composition should enable design teams to dramatically improve SoC design partitioning - speeding development time and increasing parallel subsystems."

"FlexNoC Composition is enabling chip companies to make more innovative chips - faster," said K. Charles Janac, President and CEO of Arteris. "While their first platform is ramping to volume, global design teams can quickly create derivatives, allowing companies to target other markets with application-specific features based on the original SoC platform. FlexNoC Composition truly reflects our vision for a plug-n-play interconnect fabric IP."

Arteris FlexNoC is the leading interconnect fabric IP chosen because it provides chip design teams with key advantages:

  • Accelerated time-to-market through shorter design cycles
  • Reduced die size and cost of chips
  • Ability to produce multiple chip derivatives based on a common SoC platform
  • Greater interconnect speeds and lower interface latency resulting in improved performance
  • Reduced power consumption due to advanced clock and power management features, and fewer gates and wires

About Arteris

Arteris, Inc. provides Network-on-Chip interconnect IP and tools to accelerate System-on-Chip semiconductor (SoC) assembly for a wide range of applications. Rapid semiconductor designer adoption by customers such as Samsung, Altera, and Texas Instruments has resulted in Arteris being the only semiconductor IP company to be ranked in the Inc. 500 and Deloitte Technology Fast 500 lists in 2012 and 2013. Customer results obtained by using the Arteris product line include lower power, higher performance, more efficient design reuse and faster SoC development, leading to lower development and production costs. More information can be found at www.arteris.com.

Arteris, FlexNoC and the Arteris logo are trademarks of Arteris. All other product or service names are the property of their respective owners.

Arteris Contact:
Kurt Shuler
Arteris, Inc.
+1 408-470-7300
Email Contact

SOURCE Arteris Inc.

Contact:
Arteris Inc.
Web: www.arteris.com

Featured Video
Latest Blog Posts
Bob Smith, Executive DirectorBridging the Frontier
by Bob Smith, Executive Director
Ansys’ John Lee on Cultivating Trust within his Team
Anupam BakshiAgnisys Automation Review
by Anupam Bakshi
The Role of the Portable Stimulus Standard in VLSI Development
Jobs
Senior SOC Design Engineer for Nvidia at Santa Clara, California
Electrical Engineer - ASIC/FPGA for General Dynamics Mission Systems at Florham Park, New Jersey
Hardware Engineer for PTEC Solutions at Fremont, California
FPGA Design Verification Engineer for General Dynamics Mission Systems at Dedham, Massachusetts
Senior Staff Engineer for Samsung Electronics at San Jose, California
Advanced Mechanical Engineer for General Dynamics Mission Systems at Marion, Virginia
Upcoming Events
SEMICON Southeast Asia 2024 at MITEC Kuala Lumpur Malaysia - May 28 - 30, 2024
3D & Systems Summit - Heterogeneous Systems for the Intelligently Connected Era at Hilton Dresden Hotel An der Frauenkirche 5, 01067 Dresden Germany - Jun 12 - 14, 2024
2024 IEEE Symposium on VLSI Technology & Circuits at HILTON HAWAIIAN VILLAGE HONOLULU HI - Jun 16 - 20, 2024
Design Automation Conference (DAC) 2024 at Moscone West, San Francisco CA - Jun 23 - 27, 2024



© 2024 Internet Business Systems, Inc.
670 Aberdeen Way, Milpitas, CA 95035
+1 (408) 882-6554 — Contact Us, or visit our other sites:
AECCafe - Architectural Design and Engineering TechJobsCafe - Technical Jobs and Resumes GISCafe - Geographical Information Services  MCADCafe - Mechanical Design and Engineering ShareCG - Share Computer Graphic (CG) Animation, 3D Art and 3D Models
  Privacy PolicyAdvertise