MediaTek Adopts SpyGlass® DFT Solution

Drives Significant Productivity Gains in Test Closure

SAN JOSE, Calif. — (BUSINESS WIRE) — June 2, 2014 — Atrenta Inc., the leading provider of SoC Realization solutions for the semiconductor and consumer electronics industries, today announced that MediaTek has adopted Atrenta's SpyGlass DFT (Design for Test) tool suite to enhance its semiconductor design and verification flow. This addition has helped the team achieve stringent test coverage goals while meeting their challenging schedules.

“At MediaTek, we are committed to very high test coverage to ensure the highest possible quality products,” said Andrew Chang, Corporate Vice President at MediaTek. “By adding SpyGlass DFT to our workflow, we have seen increases in our test coverage while finding problems very early in our flow. This has allowed us to meet our test quality goals, aggressive schedules and customer demands.”

Previous workflows waited until after implementation to look at testability of the design. This caused an increase in time and difficulty, to find and fix the many types of problems that can occur, often back in the RTL (Register Transfer Level) description. Atrenta allows the designers to determine and address testability issues upfront, in the RTL, while it is more feasible and cost effective to do so.

SpyGlass DFT and SpyGlass DFT DSM tools provide an added boost to the capabilities in MediaTek's advanced design flow. It allows them to improve the testability of their designs at the beginning of the design flow for both stuck-at and transition fault analysis. The tool helps identify design rule violations and reports untestable faults, prior to implementation, allowing the team to make quick design changes while giving them more confidence in their RTL quality and project schedule.

“Atrenta prides itself in working with great electronics companies around the world, like MediaTek, and helping them find design problems early in the workflow, where it is easier and more cost effective to fix,” said Piyush Sancheti, vice president of marketing at Atrenta. “Our DFT technology is a key component of RTL Signoff and our entire SpyGlass platform is dedicated to this effort.”

About Atrenta Inc.

Atrenta's SpyGlass Predictive Analyzer® significantly improves design efficiency for the world's leading semiconductor and consumer electronics companies. Patented solutions provide early design insight into the demanding performance, power and area requirements of the complex system on chips (SoCs) fueling today's consumer electronics revolution. More than two hundred fifty companies and thousands of design engineers worldwide rely on SpyGlass to reduce risk and cost before traditional EDA tools are deployed. And with the addition of BugScope™ verification efficiency is also enhanced, allowing engineers and managers to find the fastest and least expensive path to silicon for complex SoCs.

SpyGlass from Atrenta: Insight. Efficiency. Confidence. www.atrenta.com

© 2014 Atrenta Inc. All rights reserved. Atrenta, the Atrenta logo, SpyGlass, SpyGlass Predictive Analyzer, and Gensys are registered trademarks and BugScope is a trademark of Atrenta Inc. All others are the property of their respective holders.

This press release contains forward-looking statements. Atrenta disclaims any obligation and does not undertake to update or revise the forward-looking statements in this release.



Contact:

Atrenta:
Charu Puri, 408-453-3333
Email Contact
or
Atrenta PR Agency:
Lee PR
Liz Massingill, 650-363-0142
Email Contact

Featured Video
Latest Blog Posts
Bob Smith, Executive DirectorBridging the Frontier
by Bob Smith, Executive Director
Ansys’ John Lee on Cultivating Trust within his Team
Anupam BakshiAgnisys Automation Review
by Anupam Bakshi
The Role of the Portable Stimulus Standard in VLSI Development
Jobs
Senior CAD Engineer for Nvidia at Santa Clara, California
Technical Staff Engineer - Hardware (FPGA) for Microchip at San Jose, California
Senior Staff Engineer for Samsung Electronics at San Jose, California
RF Design Engineer for Blockwork IT at San Francisco, California
FPGA Design Verification Engineer for General Dynamics Mission Systems at Dedham, Massachusetts
Physical Design Engineer (Multiple Openings) for Samsung Electronics at Austin, Texas
Upcoming Events
SEMICON Southeast Asia 2024 at MITEC Kuala Lumpur Malaysia - May 28 - 30, 2024
3D & Systems Summit - Heterogeneous Systems for the Intelligently Connected Era at Hilton Dresden Hotel An der Frauenkirche 5, 01067 Dresden Germany - Jun 12 - 14, 2024
2024 IEEE Symposium on VLSI Technology & Circuits at HILTON HAWAIIAN VILLAGE HONOLULU HI - Jun 16 - 20, 2024
Design Automation Conference (DAC) 2024 at Moscone West, San Francisco CA - Jun 23 - 27, 2024



© 2024 Internet Business Systems, Inc.
670 Aberdeen Way, Milpitas, CA 95035
+1 (408) 882-6554 — Contact Us, or visit our other sites:
AECCafe - Architectural Design and Engineering TechJobsCafe - Technical Jobs and Resumes GISCafe - Geographical Information Services  MCADCafe - Mechanical Design and Engineering ShareCG - Share Computer Graphic (CG) Animation, 3D Art and 3D Models
  Privacy PolicyAdvertise