Media Alert: Plunify to Host "Got FPGA Timing Closure Problems?" Webinar March 10

LOS ALTOS, CA -- (Marketwired) -- Mar 03, 2015 --


WHO: Plunify® Pte. Ltd., provider of groundbreaking field programmable gate array (FPGA) software

WHAT: Will host the "Got FPGA Timing Closure Problems?" webinar to showcase InTime's ability to solve timing closure and explain the newly announced "Results-Based" pricing model for FPGA design optimization services

WHEN: Tuesday, March 10, at 10 a.m. P.D.T.

WHERE: To register, go to: http://tiny.cc/7gv5tx

The webinar is meant for FPGA designers, project leaders and engineering managers creating FPGA designs with timing closure symptoms and problems. It will show examples of the typical causes of FPGA timing closure issues and describe how machine learning tools such as InTime solve these timing closure problems without changing the register transfer level (RTL) source code. A live demo will give attendees the opportunity to interact with Plunify's InTime timing closure tool.

About Plunify

Solutions from Plunify® Pte. Ltd. enable semiconductor chip designers to shorten product time to market and reduce development costs with no disruption to existing workflows. Its EDAxtend™ cloud platform and InTime™ timing closure tool help electronics companies meet FPGA design performance targets and significantly reduce their products' time to market. For more on Plunify's products, visit www.plunify.com.

Plunify is a registered trademark of Plunify Pte. Ltd. EDAxtend and InTime are trademarks of Plunify. Plunify acknowledges trademarks or registered trademarks of other organizations for their respective products and services.

For more information, contact:
Nanette Collins
Public Relations for Plunify
(617) 437-1822

Email Contact 


Featured Video
Latest Blog Posts
Bob Smith, Executive DirectorBridging the Frontier
by Bob Smith, Executive Director
Ansys’ John Lee on Cultivating Trust within his Team
Anupam BakshiAgnisys Automation Review
by Anupam Bakshi
The Role of the Portable Stimulus Standard in VLSI Development
Jobs
Senior Staff Engineer for Samsung Electronics at San Jose, California
Physical Design Engineer (Multiple Openings) for Samsung Electronics at Austin, Texas
FPGA Design Verification Engineer for General Dynamics Mission Systems at Dedham, Massachusetts
Advanced Mechanical Engineer for General Dynamics Mission Systems at Marion, Virginia
Design Verification Engineer for Blockwork IT at Milpitas, California
Electrical Engineer - ASIC/FPGA for General Dynamics Mission Systems at Florham Park, New Jersey
Upcoming Events
SEMICON Southeast Asia 2024 at MITEC Kuala Lumpur Malaysia - May 28 - 30, 2024
3D & Systems Summit - Heterogeneous Systems for the Intelligently Connected Era at Hilton Dresden Hotel An der Frauenkirche 5, 01067 Dresden Germany - Jun 12 - 14, 2024
2024 IEEE Symposium on VLSI Technology & Circuits at HILTON HAWAIIAN VILLAGE HONOLULU HI - Jun 16 - 20, 2024
Design Automation Conference (DAC) 2024 at Moscone West, San Francisco CA - Jun 23 - 27, 2024



© 2024 Internet Business Systems, Inc.
670 Aberdeen Way, Milpitas, CA 95035
+1 (408) 882-6554 — Contact Us, or visit our other sites:
AECCafe - Architectural Design and Engineering TechJobsCafe - Technical Jobs and Resumes GISCafe - Geographical Information Services  MCADCafe - Mechanical Design and Engineering ShareCG - Share Computer Graphic (CG) Animation, 3D Art and 3D Models
  Privacy PolicyAdvertise