Silicon Labs Announces Industry’s First Single-Chip Clock IC for Wireless Base Stations

Ultra-Low Phase Noise Si5380 Clock IC Reduces BOM Cost, Footprint and Power in Small Cell and Macro Cell Applications

AUSTIN, Texas — (BUSINESS WIRE) — June 15, 2015Silicon Labs (NASDAQ: SLAB), a leading provider of high-performance timing solutions for Internet infrastructure, today introduced the industry’s most highly integrated clock IC for wireless infrastructure applications including small cell and macro cell base stations. Silicon Labs’ new Si5380 clock generator is the industry’s first clock IC capable of replacing a low phase noise integer-N clock, voltage-controlled crystal oscillator (VCXO), discrete loop filters and voltage regulator components with one single-chip device. The Si5380 clock provides comparable phase noise performance to discrete conventional solutions while delivering breakthrough advancements in solution footprint, bill of materials (BOM) cost, power consumption, performance and ease of use.

According to a recent Cisco study, global mobile data traffic will soar nearly ten-fold between 2014 and 2019, driven by video streaming services and the widespread adoption of IoT-connected devices. While base station suppliers are tasked with developing new 4G/LTE equipment that increases network capacity and coverage, it is becoming an increasingly difficult design challenge for small cells because they are often deployed in space-constrained, low-power outdoor locations in congested urban environments. Silicon Labs’ new Si5380 clock is the industry’s first single-chip wireless clock IC optimized for size, power, integration and performance, making it an ideal fit for small cell applications.

The Si5380 clock leverages Silicon Labs’ latest fourth-generation DSPLL technology to provide a purpose-built solution optimized for next-generation small cells and macro cell remote radio head (RRH) designs. DSPLL technology’s innovative dual-loop mixed-signal architecture integrates a single high-performance 15 GHz analog voltage-controlled oscillator within a digital phase-locked-loop (PLL) architecture that eliminates the need for discrete loop filters and low-drop-out (LDO) regulators. The resulting clock solution provides an optimal combination of ultra-low phase noise clock synthesis with best-in-class PLL integration.

The Si5380 clock has a 66 percent smaller printed circuit board (PCB) footprint and 30 percent lower power consumption than competing VCXO-based clock IC solutions. Power-efficient timing components are especially important for today’s small cells, which have limited power budgets and often are powered using Power over Ethernet (PoE) technology. Given that the DSPLL integrates all PLL and power supply regulation elements on-chip, the Si5380 device delivers high board-level noise immunity, integrated power supply noise rejection and consistent, repeatable phase noise performance across temperature.

While VCXO-based clock solutions often suffer from degraded spurious performance when subjected to vibration, the Si5380 device’s integrated DSPLL technology provides excellent spurious response regardless of the system environment. Furthermore, the Si5380 clock guarantees low phase noise operation when locked to a high jitter input clock, ensuring that data converter performance is not degraded by external effects. The Si5380 generates 4G/LTE frequencies up to 1.47456 GHz and provides up to 12 independently configurable clocks, which can be used for clocking JESD204B-compliant data converters, FPGAs and other logic devices.

“The Si5380 clock is the industry’s most integrated timing solution available for macro and small cell base stations requiring compact PCB footprints, low power consumption, and robust, carrier-grade phase noise performance across a wide range of environmental conditions,” said James Wilson, marketing director for Silicon Labs’ timing products. “The combination of Silicon Labs’ highly integrated DSPLL-based clock architecture and easy-to-use ClockBuilder Pro software greatly simplifies the challenges of clock synthesis and jitter attenuation for today’s heterogeneous wireless networks.”

Simplifying Clock Trees with ClockBuilder Pro

To simplify clock tree design for wireless base stations, Silicon Labs’ ClockBuilder Pro software enables designers to generate programmable Si5380 clock configurations in less than five minutes, minimizing software development overhead. Instead of waiting months for custom clock devices, designers simply upload their custom configurations to Silicon Labs through ClockBuilder Pro. Factory pre-programmed Si5380 clock samples ship in two weeks, accelerating the overall product development process with the industry’s shortest custom sample lead times.

Pricing and Availability

Factory pre-programmed samples and production quantities of the Si5380 clock are available now. Product pricing in 10,000-unit quantities begins at less than $6 (USD). The Si5380-EVB evaluation board, available now and priced at $399 (USD MSRP), enables developers to move quickly from device configuration to detailed performance evaluation. ClockBuilder Pro software is available from Silicon Labs’ website at no charge. For more information about Silicon Labs’ Si5380 ultra-low phase noise clock generator, to order samples and evaluation boards, and to download ClockBuilder Pro, visit

Silicon Labs

Silicon Labs (NASDAQ: SLAB) is a leading provider of silicon, software and system solutions for the Internet of Things, Internet infrastructure, industrial automation, consumer and automotive markets. We solve the electronics industry’s toughest problems, providing customers with significant advantages in performance, energy savings, connectivity and design simplicity. Backed by our world-class engineering teams with unsurpassed software and mixed-signal design expertise, Silicon Labs empowers developers with the tools and technologies they need to advance quickly and easily from initial idea to final product.

1 | 2  Next Page »

Review Article Be the first to review this article

Featured Video
Senior Software Engineer for Abaco Systems Inc at Huntsville, Alabama
Mid to Senior Level Electrical Engineer for Gordon Prill, Inc at Santee, California
Senior Hardware Engineer for Abaco Systems Inc at Austin, Texas
Principal Engineer, Firmware Engineering for Western Digital at Milpitas, California
Sr. Electrical Hardware Project Engineer for Stellartech Research Corp at Milpitas, California
Upcoming Events
VSDOpen 2019 Conference at India - Oct 19, 2019
Linley Fall Processor Conference at Hyatt Regency Santa Clara 5101 Great America Pkwy Santa Clara CA - Oct 23 - 24, 2019
SMTA Guadalajara 2019 at Expo Guadalajara Guadalajara, Mexico - Oct 23 - 24, 2019
Silvaco SURGE Silicon Valley, Oct. 24 at 2811 Mission College Blvd. 6th floor Santa Clara CA - Oct 24, 2019
TrueCircuits: UltraPLL

Internet Business Systems © 2019 Internet Business Systems, Inc.
25 North 14th Steet, Suite 710, San Jose, CA 95112
+1 (408) 882-6554 — Contact Us, or visit our other sites:
AECCafe - Architectural Design and Engineering TechJobsCafe - Technical Jobs and Resumes GISCafe - Geographical Information Services  MCADCafe - Mechanical Design and Engineering ShareCG - Share Computer Graphic (CG) Animation, 3D Art and 3D Models
  Privacy PolicyAdvertise