World’s first Chinese AVS2 decoder IP release by Chips&Media

Sep 1, 2016 - Chips&Media Inc. released today its new AVS2 hardware decoder IP, WAVE515 which is one of the 2nd generation UHD video IP WAVE5 series.

AVS2 was officially released on May 2016 as Chinese next-generation video standard for Ultra HD broadcasting industry. Yet AVS2 hardware implementation has not been introduced, so this release of WAVE515 decoder IP is the industry’s first, and Chips&Media strengthens its position in the market as leading video IP provider.

Mr. Wang Banghu, industry executive of AVS Industry Alliance said, \"WAVE515 is the first AVS2 decoder IP available to the market and many SoC customers are waiting for AVS2 IP to be integrated into their next generation SoC platform\"

AVS+ became Chinese broadcasting industry standard in 2012, and CCTV all HD channels and Satellite broadcasting have been used AVS+ encoding since 2014, which rapidly stimulate the coverage of AVS+ in China. The new version AVS2 which has over 2 times better encoding efficiency than AVS+ will be firstly used in OTT UHD video service and will have trial broadcasting in 2017. In 2018 World Cup, AVS2 will be used for broadcasting.  AVS2 is expected to play a very important role not only in UHD broadcasting, but also in surveillance applications.

WAVE515 features best in class decoding performance. It is not just standard add-up, but sophisticated integration of AVS2 to the existing HEVC(H.265) and VP9 decoder IP platform by making most of the hardware blocks be optimally shared and by minimizing increase of silicon size. It is capable of decoding up to 4K(3840x2160) 60fps 4:2:0 8bit/10bit for all the standards (HEVC, VP9, and AVS2) and even multiple decoding of three different video formats at the same time.

The architecture is extendable to 8K resolution support. WAVE515 is pre-configurable to meet specific customer demands, i.e HEVC and AVS2 decoder IP. Lossless Frame buffer compression called CFrame™ and Down-Scaler are embedded technology to save bandwidth. Also, operation with a very low clock frequency realizes super low power IP.

Chips&Media ever introduced HEVC decoder IP WAVE510 and HEVC/VP9 decoder IP WAVE512 in 2016 as the second-generation WAVE5 series.




Review Article Be the first to review this article
Aldec

 True Circuits: Ultra PLL

Featured Video
Latest Blog Posts
Anupam BakshiAgnisys Automation Review
by Anupam Bakshi
Smart Assembly of SoC Designs
Bob Smith, Executive DirectorBridging the Frontier
by Bob Smith, Executive Director
D2S Brings GPU Acceleration to Semiconductor Design and Manufacturing
Jobs
Senior Analog Design Engineers #5337 for EDA Careers at EAST COAST, California
Senior Application Engineer Formal Verification for EDA Careers at San Jose and Austin, California
Software Engineer for EDA Careers at RTP, North Carolina
Senior Layout Engineer for EDA Careers at EAST COAST, California
Upcoming Events
IEEE Computer Society Annual Symposium on VLSI (ISVLSI) 2020 at Limassol Hotel, Amathus Area, Pareklisia Cyprus - Jul 6 - 8, 2020
57th Design Automation Conference 2020 at San Francisco CA - Jul 19 - 23, 2020
SEMICON West 2020 - Virtual Event at - Jul 20 - 23, 2020
Semicon Southeast Asia 2020 at MITEC Kuala Lumpur Malaysia - Aug 11 - 13, 2020
DownStream: Solutions for Post Processing PCB Designs
Verific: SystemVerilog & VHDL Parsers



© 2020 Internet Business Systems, Inc.
25 North 14th Steet, Suite 710, San Jose, CA 95112
+1 (408) 882-6554 — Contact Us, or visit our other sites:
AECCafe - Architectural Design and Engineering TechJobsCafe - Technical Jobs and Resumes GISCafe - Geographical Information Services  MCADCafe - Mechanical Design and Engineering ShareCG - Share Computer Graphic (CG) Animation, 3D Art and 3D Models
  Privacy PolicyAdvertise