MEDIA ALERT: efabless to Present RISC-V Workshop Talk on Creating Mixed-Signal ASIC Using Open Source Implementation Toolset

SAN JOSE, CA -- (Marketwired) -- Nov 20, 2017 --

WHO: efabless corporation, an online hardware design marketplace for community-developed hardware, including semiconductor intellectual property (IP) and customized integrated circuits (ICs)

WHAT: Will present "PicoSoC: How we created a RISC-V based ASIC processor using a full open source foundry-targeted RTL-to-GDS flow, and how you can, too!" during the RISC-V Workshop

WHEN: Wednesday, November 29

WHERE: Western Digital Corporate Campus, 951 Sandisk Drive, Building 2, Milpitas, Calif.

The presentation will be given by Tim Edwards, efabless' senior vice president of analog platform engineering, who will describe designing, verifying and implementing a RISC-V based mixed-signal ASIC using open source RTL-to-GDS implementation toolset. The ASIC utilizes the open-source RISC-V IP core designed for deep embedded applications implemented in 180nm foundry technology using the efabless' design framework.

About efabless is the world's first semiconductor community engineering platform, connecting a global community of mixed signal architects, designers and engineers with IC, foundry and OEM customers. It provides community members with everything required to define, develop and monetize their IP and IC designs. efabless applies the principles of open innovation to make customized, on-demand mixed signal electronics affordable, accessible and creative. The efabless community spans approximately 1,400 members from more than 50 countries around the world.

Engage with efabless at:
Twitter: @efabless

All trademarks and registered trademarks are the property of their respective owners.

For more information, contact:
Nanette Collins
Public Relations for efabless 
(617) 437-1822 

Email Contact 

Review Article Be the first to review this article

Featured Video
Salesforce Technical Lead   East Coast  for EDA Careers at Cherry Hill, New Jersey
Senior Account Managers… FORMAL VERIFICATION...VALLEY for EDA Careers at San Jose, California
Hardware Engineer, Board Design for Arista Networks at Santa Clara, California
Senior Software Architect Internet for EDA Careers at San Jose, California
Sr. Application Engineer for Mentor Graphics at Fremont, California
Upcoming Events
FLEX 2020 and MSTC 2020 at DoubleTree by Hilton 2050 Gateway Place San Jose CA - Feb 24 - 27, 2020
DVCon U.S. 2020 at DoubleTree Hotel San Jose CA - Mar 2 - 5, 2020
OFC 2020 - The Optical Networking and Communication Conference & Exhibition at San Diego Convention Center San Diego CA - Mar 8 - 12, 2020
DATE '2020 at ALPEXPO Grenoble France - Mar 9 - 13, 2020

© 2020 Internet Business Systems, Inc.
25 North 14th Steet, Suite 710, San Jose, CA 95112
+1 (408) 882-6554 — Contact Us, or visit our other sites:
AECCafe - Architectural Design and Engineering TechJobsCafe - Technical Jobs and Resumes GISCafe - Geographical Information Services  MCADCafe - Mechanical Design and Engineering ShareCG - Share Computer Graphic (CG) Animation, 3D Art and 3D Models
  Privacy PolicyAdvertise