Rio Design Automation Sets Sights on Emerging Package-Aware Chip Design Software Market; Startup Brings Together Experienced Team to Solve Challenge, Raises $5.25 Million from Cadence, Magma, Angel Investors

SANTA CLARA, Calif.—(BUSINESS WIRE)—Oct. 31, 2005— Rio Design Automation Inc. today unveiled its plans to be the first electronic design automation (EDA) company to bridge the gap between the design of high-performance integrated circuits (ICs) and packages, and a chip's integration with the rest of the electronic system.

It is developing revolutionary "package-aware chip design(TM)" software to be formally introduced in January 2006 that will allow chip designers to make optimal tradeoffs between the chip layout, wires within the package and printed circuit board (PCB) connections.

"This is a huge problem that has cost many companies millions in chip redesign and, in some extreme cases, a company's collapse," says Kaushik Sheth, Rio Design Automation's chief executive officer (CEO) and co-founder. "Chip design cannot be done in isolation any longer and a comprehensive approach which allows concurrent design methodology for chip, package and system is a must. The EDA industry has ignored this fundamental optimization and automation need. We believe we are fulfilling this need and filling a large void with package-aware chip design software."

The Market

According to a recent package analysis report conducted by a leading semiconductor provider, the pin count per new application specific integrated circuit (ASIC) designs is growing and, with it, the need for an optimized chip-package interface.

While traditional EDA software for chip design is available for simulation and timing/signal integrity analysis, there are only ad hoc efforts for IO, pad and pin floorplanning. Placement and bump planning/assignment are done manually by experts.

Today's chip design tools are not package-aware and designers are unable to meet design requirements for high-speeds interfaces. No EDA tool offers designers a way to manage a chip's integration with the electronic system or help them explore and design an optimal solution using system in package (SIP) or 3D technology.

The Rio Design Automation Solution

Rio Design Automation's package-aware chip design software will automate a formerly manual effort for high-performance, highly integrated, cost-sensitive chips within full system design. It will help to lower the cost of chip design and accelerate the time to market through earlier timing closure and potentially smaller die size.

The software will enable the design of package-aware chips through an exploration feature to test a variety of chip floorplanning options, synthesis for correct by construction design and an optimization capability for IO, bump and pin placement. It will provide interconnect synthesis for the die and package in a unified environment.

Early versions are in limited use with select customers. Software is available for Linux operating systems. More details on the Rio Design Automation solution will be available in January 2006.

The Team

In addition to Kaushik Sheth, executives include Dr. Robi Dutta who serves as chairman and Egino Sarto, chief technology officer. Both are co-founders.

The team is comprised of experienced circuit designers, computer aided design (CAD) methodologists and EDA developers, all of whom work in the corporate headquarters located in Santa Clara, Calif.


Rio Design Automation has raised a total of $5.25 million in two rounds of financing from Cadence Design Systems Inc. (NYSE: CDN), Magma Design Automation Inc. (Nasdaq: LAVA) and several angel investors.

Remarks Premal Buch, general manager of Magma's Design Implementation Unit: "As the number of I/Os on a chip increases, package-aware chip design is something that can offer quality of results, improved productivity and time-to-market benefits. Our customers, especially those doing flip chip designs, have been looking for a solution that allows them to do prototyping and feasibility analysis based on I/O pads/bump locations. We have been working closely with Rio Design Automation to develop a joint flow that enables our customers to do just that."

About Rio Design Automation

Rio Design Automation is an electronic design automation (EDA) company bridging the gap between the design of high-performance integrated circuits (ICs) and packages, and a chip's integration with the rest of the electronic system. Its revolutionary approach offers chip designers package-aware software to make optimal tradeoffs among the chip layout, wires within the package and PCB connections. Founded in 2003, its investors include Cadence Design Systems Inc. (NYSE: CDN), Magma Design Automation Inc. (Nasdaq: LAVA) and private angel investors. Corporate headquarters is located at: 2901 Tasman Drive, Suite 112, Santa Clara, Calif. 95054. Telephone: (408) 844-8038. Facsimile: (408) 844-8945. Email: Website:

Package-Aware Chip Design is a trademark of Rio Design Automation. Rio Design Automation acknowledges trademarks or registered trademarks of other organizations for their respective products and services.

Public Relations for Rio Design Automation Inc.
Nanette Collins, 617-437-1822

Email Contact

Review Article Be the first to review this article
 Advanced Asembly

Featured Video
More Editorial  
Latest Blog Posts
Bob Smith, Executive DirectorBridging the Frontier
by Bob Smith, Executive Director
Remembering Jim Hogan
Colin WallsEmbedded Software
by Colin Walls
Variable declarations in C – plenty of pitfalls
Anupam BakshiAgnisys Automation Review
by Anupam Bakshi
AUGER: Celebrating Our Users
Pre-silicon Design Verification Engineer for Intel at Santa Clara, California
Technical Product Manager- SISW-EDA 238452 for Siemens AG at Fremont, California
Principle Engineer (Analog-Mixed-Signal Implementation) for Global Foundaries at Santa Clara, California
Sr Engineer - RF/mmWave IC Design for Global Foundaries at Santa Clara, California
Senior HID Sensor Algorithm Architect for Apple Inc at Cupertino, California
Test and Measurement System Architect for Xilinx at San Jose, California
Upcoming Events
IPC APEX EXPO 2021 Goes Virtual at - Mar 8 - 12, 2021
ADAS Sensors 2021 at The Henry Hotel 300 Town Center Drive Dearborn MI - Apr 7 - 8, 2021
ISQED'21 - 22nd International Symposium at POB 607 Los Altos CA - Apr 7 - 9, 2021
SEMI MEMS & Sensors Industry Group (MSIG), MSTC 2021 at United States - Apr 13 - 15, 2021
Verific: SystemVerilog & VHDL Parsers

© 2021 Internet Business Systems, Inc.
670 Aberdeen Way, Milpitas, CA 95035
+1 (408) 882-6554 — Contact Us, or visit our other sites:
AECCafe - Architectural Design and Engineering TechJobsCafe - Technical Jobs and Resumes GISCafe - Geographical Information Services  MCADCafe - Mechanical Design and Engineering ShareCG - Share Computer Graphic (CG) Animation, 3D Art and 3D Models
  Privacy PolicyAdvertise