Sagantec Enables MathStar To Migrate Field Programmable Object Arrays to Next Technology Node

FREMONT, Calif.—(BUSINESS WIRE)—January 7, 2008— Sagantec has enabled MathStar, Inc. to successfully port and optimize its high-performance Field Programmable Object Arrays (FPOAs) that perform at clock rates up to 1 GHz.

MathStar is the leading provider of high-performance, Field Programmable Object Arrays for professional video, machine vision, test and measurement and medical imaging applications. Using Sagantec tools, Mathstar reused its 0.13um production-proven FPOA design and significantly shortened its new 90nm technology implementation. This new implementation was optimized for the new process technology and successfully verified.

"Very high performance reprogrammable arithmetic and logic functions are extremely important to our customers," said Tim Teckman, vice president, engineering at MathStar. "We wanted to leverage advances in semiconductor process technology to provide higher performance, lower power and cost advantages available at the 90nm process node. To speed implementation of technology to the 90nm CMOS process node, we used Sagantec's SiClone to automate the migration of our proven 0.13um physical design and take it off our schedule critical path. To be successful in today's competitive market, fabless semiconductor companies need to take advantage of improvements in process technologies. Sagantec's tools provide a quick path to foundry independence and technology-node upgrades without the need to totally redesign circuits."

Coby Zelnik, executive vice president at Sagantec said, "In today's competitive markets, semiconductor companies must develop innovative strategies for implementing designs in new technologies faster, cheaper and with lower risk. Layout reuse and migration are crucial parts of such a strategy. Using SiClone, Mathstar successfully shortened its implementation time and reduced the engineering effort. By reusing existing and proven designs, it also mitigated the risk associated with new technology implementation."

About SiClone

SiClone performs hierarchical process migration and layout compaction of physical designs. SiClone accelerates physical implementation and design closure of custom IC design in the latest process technologies. It executes rapid process migration by carefully repositioning all layout elements and polygon edges such that the resulting layout is design rule correct and optimized for its design performance targets. SiClone reduces physical design-cycle time, lowers design costs, enables fast design closure, and improves circuit timing, power consumption and performance.

About Sagantec

Sagantec accelerates design to silicon in advanced process technologies. Sagantec's EDA products enable a dramatic shortcut in the successful deployment of new silicon technology through the use of physical design reuse, automatic process migration and DFM optimization. Sagantec's migration tools are used to redirect designs to either the newest technology or to a different process at the same technology node. Sagantec's DFM solutions accelerate delivery of high-yielding silicon through physical-design optimization. Privately held and funded, its corporate headquarters is at 46485 Landing Parkway, Fremont, CA. 94538. Telephone: (510) 360-5200. Facsimile: (510) 360-5255. On the Web at:

About MathStar, Inc.

MathStar is a fabless semiconductor company offering best-in-class, high performance programmable logic solutions. MathStar's Field Programmable Object Array (FPOA) can process arithmetic and logic operations at clock rates up to1 gigahertz, which is up to four times faster than even the most advanced FPGA architectures in many applications. MathStar's Arrix(TM) family of FPOAs is a high-performance programmable solution enabling customers in the machine vision, high-performance video, medical imaging, security and surveillance and military markets to rapidly and cost effectively innovate and differentiate their products. For more information please visit


Phyllis Orlando, 510-360-5200
Lee Public Relations
Amy Battrell, 650-363-0142

Review Article Be the first to review this article

Featured Video
Latest Blog Posts
Anupam BakshiAgnisys Automation Review
by Anupam Bakshi
Functional Safety and Security in Embedded Systems
Bob Smith, Executive DirectorBridging the Frontier
by Bob Smith, Executive Director
Phil Kaufman Award Goes on Hiatus for 2020
Colin WallsEmbedded Software
by Colin Walls
Why develop embedded software bottom up?
ASIC Design Engineer, for Apple Inc at Cupertino, California
IC Design Engineer - SoC Integration for Xilinx at San Jose, California
ASIC Design Integration Engineer for Apple Inc at Cupertino, California
Test Engineer for Marvell Semiconductor at Santa Clara, California
ASIC Engineer for Amazon at seattle, Washington
Wireless ASIC Design Engineer for Apple Inc at Cupertino, California
Upcoming Events
Accellera Day India 2020 at Online Event India - Dec 2 - 3, 2020
RISC-V Summit 2020. at United States - Dec 7 - 10, 2020
SEMICON Japan 2020 Goes Virtual at Japan - Dec 11 - 18, 2020
IPC APEX EXPO 2021 at San Diego Convention Center san diego - Mar 6 - 11, 2021
Verific: SystemVerilog & VHDL Parsers

© 2020 Internet Business Systems, Inc.
670 Aberdeen Way, Milpitas, CA 95035
+1 (408) 882-6554 — Contact Us, or visit our other sites:
AECCafe - Architectural Design and Engineering TechJobsCafe - Technical Jobs and Resumes GISCafe - Geographical Information Services  MCADCafe - Mechanical Design and Engineering ShareCG - Share Computer Graphic (CG) Animation, 3D Art and 3D Models
  Privacy PolicyAdvertise